

SCES152G-DECEMBER 1998-REVISED MAY 2005

#### FEATURES

- Member of the Texas Instruments Widebus™ Family
- **EPIC™** (Enhanced-Performance Implanted **CMOS) Submicron Process**
- DOC<sup>™</sup> (Dynamic Output Control) Circuit **Dynamically Changes Output Impedance, Resulting in Noise Reduction Without Speed** Degradation
- **Dynamic Drive Capability Is Equivalent to** Standard Outputs With  $I_{OH}$  and  $I_{OL}$  of ±24 mA at 2.5-V V<sub>CC</sub>

- **Overvoltage-Tolerant Inputs/Outputs Allow Mixed-Voltage-Mode Data Communications**
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- Package Options Include Plastic Thin Shrink Small-Outline (DGG) and Thin Very Small-Outline (DGV) Packages

## DESCRIPTION

A Dynamic Output Control (DOC<sup>™</sup>) circuit is implemented, which, during the transition, initially lowers the output impedance to effectively drive the load and, subsequently, raises the impedance to reduce noise. Figure 1 shows typical V<sub>OL</sub> vs I<sub>OL</sub> and V<sub>OH</sub> vs I<sub>OH</sub> curves to illustrate the output impedance and drive capability of the circuit. At the beginning of the signal transition, the DOC circuit provides a maximum dynamic drive that is equivalent to a high-drive standard-output device. For more information, refer to the TI application reports, AVC Logic Family Technology and Applications, literature number SCEA006, and Dynamic Output Control (DOC<sup>™</sup>) Circuitry Technology and Applications, literature number SCEA009.



Figure 1. Output Voltage vs Output Current

This 12-bit to 24-bit registered bus exchanger is operational at 1.2-V to 3.6-V  $V_{CC}$ , but is designed specifically for 1.65-V to 3.6-V V<sub>CC</sub> operation.

The SN74AVC16269 is used in applications in which two separate ports must be multiplexed onto, or demultiplexed from, a single port. The device is particularly suitable as an interface between synchronous DRAMs and high-speed microprocessors.

Data is stored in the internal B-port registers on the low-to-high transition of the clock (CLK) input when the appropriate clock-enable (CLKENA) inputs are low. Proper control of these inputs allows two sequential 12-bit words to be presented as a 24-bit word on the B port. For data transfer in the B-to-A direction, a single storage register is provided. The select (SEL) line selects 1B or 2B data for the A outputs. The register on the A output permits the fastest possible data transfer, thus extending the period during which the data is valid on the bus.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus, EPIC, DOC are trademarks of Texas Instruments.



#### **DESCRIPTION (CONTINUED)**

The control terminals are registered so that all transactions are synchronous with CLK. Data flow is controlled by the active-low output enables (OEA, OEB1, OEB2).

To ensure the high-impedance state during power up or power down, a clock pulse should be applied as soon as possible, and  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Due to  $\overline{OE}$  being routed through a register, the active state of the outputs cannot be determined prior to the arrival of the first clock pulse.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

The SN74AVC16269 is characterized for operation from -40°C to 85°C.

| ERMIN             | IAL    | ASS             | IGNMENT          |
|-------------------|--------|-----------------|------------------|
| DGG (             |        | GV PAC<br>VIEW) | CKAGE            |
|                   | i<br>T |                 |                  |
| OEA [             | 1      | 56              | OEB2             |
| OEB1              | 2      | 55              | CLKENA2          |
| 2B3 [             | 3      | 54              | 2B4              |
| GND [             | 4      |                 | GND              |
| 2B2 [             | 5      | 52              | 2B5              |
| 2B1 [             | 6      | 51              | 2B6              |
| V <sub>CC</sub> [ | 7      | 50              | ]v <sub>cc</sub> |
| A1 [              | 8      | 49              | 2B7              |
| A2 [              |        | -               | 2B8              |
| A3 [              |        | 47              | 2B9              |
| GND [             |        |                 | GND              |
| A4 [              | 12     |                 | 2B10             |
| A5 [              | 13     |                 | 2B11             |
| A6 [              | 14     |                 | 2B12             |
| A7 [              |        |                 | 1B12             |
| A8 [              |        |                 | ]1B11            |
| A9 [              | 17     |                 | 1B10             |
| GND [             | 18     | 39              | GND              |
| A10 [             | 19     | 38              | 1B9              |
| A11 [             | 20     | 37              | ]1B8             |
| A12 [             | 21     | 36              | ] 1B7            |
| V <sub>CC</sub> [ | 22     | 35              | ]v <sub>cc</sub> |
| 1B1 [             | 23     | 34              |                  |
| 1B2 [             | 24     | 33              | 1B5              |
| GND [             | 25     | 32              | ] GND            |
| 1B3 [             | 26     |                 | ]1B4             |
| NC [              | 27     | 30              | CLKENA1          |
| SEL [             | 28     | 29              | ]CLK             |

## **TERMINAL ASSIGNMENTS**

NC - No internal connection

SCES152G-DECEMBER 1998-REVISED MAY 2005

#### **FUNCTION TABLES**

#### **OUTPUT ENABLE**

|            | INPUTS  | OUTPUTS |        |        |  |
|------------|---------|---------|--------|--------|--|
| CLK        | OEA OEB |         | Α      | 1B, 2B |  |
| 1          | Н       | Н       | Z      | Z      |  |
| $\uparrow$ | н       | L       | Z      | Active |  |
| $\uparrow$ | L       | Н       | Active | Z      |  |
| ↑          | L       | L       | Active | Active |  |

## A-TO-B STORAGE ( $\overline{OEB} = L$ )

|         | INPUTS  |            |   | OUTPUTS                        |                                |  |
|---------|---------|------------|---|--------------------------------|--------------------------------|--|
| CLKENA1 | CLKENA2 | CLK        | Α | 1B                             | 2B                             |  |
| Н       | Н       | Х          | Х | 1B <sub>0</sub> <sup>(1)</sup> | 2B <sub>0</sub> <sup>(1)</sup> |  |
| L       | Х       | $\uparrow$ | L | L                              | Х                              |  |
| L       | Х       | $\uparrow$ | Н | н                              | Х                              |  |
| х       | L       | $\uparrow$ | L | Х                              | L                              |  |
| Х       | L       | $\uparrow$ | н | Х                              | Н                              |  |

(1) Output level before the indicated steady-state input conditions were established

|            | INP |    | OUTPUT |                                                                |
|------------|-----|----|--------|----------------------------------------------------------------|
| CLK        | SEL | 1B | 2B     | Α                                                              |
| Х          | Н   | Х  | Х      | A <sub>0</sub> <sup>(1)</sup><br>A <sub>0</sub> <sup>(1)</sup> |
| Х          | L   | Х  | Х      | A <sub>0</sub> <sup>(1)</sup>                                  |
| $\uparrow$ | Н   | L  | Х      | L                                                              |
| $\uparrow$ | Н   | Н  | Х      | Н                                                              |
| $\uparrow$ | L   | Х  | L      | L                                                              |
| $\uparrow$ | L   | Х  | Н      | Н                                                              |

#### B-TO-A STORAGE ( $\overline{OEA} = L$ )

(1) Output level before the indicated steady-state input conditions were established

SCES152G-DECEMBER 1998-REVISED MAY 2005



LOGIC DIAGRAM (POSITIVE LOGIC) 29 CLK -> C1 0EB1 \_\_\_\_\_ 1D > C1 OEB2 \_\_\_\_\_ 1D CLKENA1 30 CLKENA2 55 > C1 **SEL** \_\_\_\_\_28 1D 1D 1 of 12 Channels C1 < G1 Г C1< 23 1B1 8 1 A1 -1D 1 CE > C1 1D 6 \_\_\_\_\_ 2B1 CE > C1 1D

# Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                                             |                                                                         | MIN                   | MAX  | UNIT |  |
|------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------|------|------|--|
| V <sub>CC</sub>  | Supply voltage range                                                                        |                                                                         | -0.5                  | 4.6  | V    |  |
| VI               | Input voltage range <sup>(2)</sup>                                                          |                                                                         | -0.5                  | 4.6  | V    |  |
| Vo               | Voltage range applied to any input/output when the output is in the high-impedance or power | n the output is in the high-impedance or power-off state <sup>(2)</sup> |                       |      |      |  |
| Vo               | Voltage range applied to any input/output when the                                          | -0.5                                                                    | V <sub>CC</sub> + 0.5 | V    |      |  |
| I <sub>IK</sub>  | Input clamp current                                                                         |                                                                         | -50                   | mA   |      |  |
| I <sub>OK</sub>  | Output clamp current                                                                        | V <sub>O</sub> < 0                                                      |                       | -50  | mA   |  |
| I <sub>O</sub>   | Continuous output current                                                                   |                                                                         |                       | ±50  | mA   |  |
|                  | Continuous current through each $V_{CC}$ or GND                                             |                                                                         |                       | ±100 | mA   |  |
| 0                | Package thermal impedance (4)                                                               | DGG package                                                             |                       | 64   | °C/W |  |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup>                                                    | DGV package                                                             |                       | 48   | 0/00 |  |
| T <sub>stg</sub> | Storage temperature range                                                                   | -65                                                                     | 150                   | °C   |      |  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. (2)

(3) (4) The output positive-voltage rating may be exceeded up to 4.6 V maximum if the output current rating is observed.

The package thermal impedance is calculated in accordance with JESD 51.

SCES152G-DECEMBER 1998-REVISED MAY 2005



## **Recommended Operating Conditions**<sup>(1)</sup>

|                     |                                                  |                                              | MIN                  | MAX                  | UNIT |  |  |  |  |  |  |
|---------------------|--------------------------------------------------|----------------------------------------------|----------------------|----------------------|------|--|--|--|--|--|--|
| V                   | Supply veltogo                                   | Operating                                    | 1.4                  | 3.6                  | V    |  |  |  |  |  |  |
| V <sub>CC</sub>     | Supply voltage                                   | Data retention only                          | 1.2                  |                      | v    |  |  |  |  |  |  |
|                     |                                                  | V <sub>CC</sub> = 1.2 V                      | V <sub>CC</sub>      |                      |      |  |  |  |  |  |  |
|                     |                                                  | $V_{CC} = 1.4 \text{ V}$ to 1.6 V            | $0.65 \times V_{CC}$ |                      |      |  |  |  |  |  |  |
| V <sub>IH</sub>     | High-level input voltage                         | $V_{CC}$ = 1.65 V to 1.95 V                  | $0.65 \times V_{CC}$ |                      | V    |  |  |  |  |  |  |
|                     |                                                  | $V_{CC}$ = 2.3 V to 2.7 V                    | 1.7                  |                      |      |  |  |  |  |  |  |
|                     |                                                  | $V_{CC} = 3 V$ to 3.6 V                      | 2                    |                      |      |  |  |  |  |  |  |
|                     |                                                  | $V_{CC} = 1.2 V$                             |                      | GND                  |      |  |  |  |  |  |  |
|                     |                                                  | $V_{CC} = 1.4 \text{ V}$ to 1.6 V            |                      | $0.35 \times V_{CC}$ |      |  |  |  |  |  |  |
| V <sub>IL</sub>     | Low-level input voltage                          | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                      | $0.35 \times V_{CC}$ | V    |  |  |  |  |  |  |
|                     |                                                  | $V_{CC}$ = 2.3 V to 2.7 V                    |                      | 0.7                  |      |  |  |  |  |  |  |
|                     |                                                  | $V_{CC} = 3 V \text{ to } 3.6 V$             |                      | 0.8                  |      |  |  |  |  |  |  |
| VI                  | Input voltage                                    |                                              | 0                    | 3.6                  | V    |  |  |  |  |  |  |
| V                   | Output voltage                                   | Active state                                 | 0                    | V <sub>CC</sub>      | V    |  |  |  |  |  |  |
| Vo                  | Output voltage                                   | 3-state                                      | 0                    | 3.6                  | v    |  |  |  |  |  |  |
|                     |                                                  | V <sub>CC</sub> = 1.4 V to 1.6 V             |                      | -2                   |      |  |  |  |  |  |  |
|                     | Static high lovel output outpat (2)              | $V_{CC}$ = 1.65 V to 1.95 V                  |                      | -4                   | ~ ^  |  |  |  |  |  |  |
| I <sub>OHS</sub>    | Static high-level output current <sup>(2)</sup>  | $V_{CC}$ = 2.3 V to 2.7 V                    |                      | -8                   | mA   |  |  |  |  |  |  |
|                     |                                                  | $V_{CC} = 3 V \text{ to } 3.6 V$             |                      | -12                  |      |  |  |  |  |  |  |
|                     |                                                  | V <sub>CC</sub> = 1.4 V to 1.6 V             |                      | 2                    |      |  |  |  |  |  |  |
|                     | Otatia laur laural autaut auraant <sup>(2)</sup> | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                      | 4                    |      |  |  |  |  |  |  |
| I <sub>OLS</sub>    | Static low-level output current <sup>(2)</sup>   | $V_{CC}$ = 2.3 V to 2.7 V                    |                      | 8                    | mA   |  |  |  |  |  |  |
|                     |                                                  | $V_{CC} = 3 V \text{ to } 3.6 V$             |                      | 12                   |      |  |  |  |  |  |  |
| $\Delta t/\Delta v$ | Input transition rise or fall rate               | V <sub>CC</sub> = 1.4 V to 3.6 V             |                      | 5                    | ns/V |  |  |  |  |  |  |
| T <sub>A</sub>      | Operating free-air temperature                   |                                              | -40                  | 85                   | °C   |  |  |  |  |  |  |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.
Dynamic drive capability is equivalent to standard outputs with I<sub>OH</sub> and I<sub>OL</sub> of ±24 mA at 3.3-V V<sub>CC</sub>. See Figure 1 for V<sub>OL</sub> vs I<sub>OL</sub> and V<sub>OH</sub> vs I<sub>OH</sub> characteristics. Refer to the TI application reports, *AVC Logic Family Technology and Applications*, literature number SCEA006, and *Dynamic Output Control (DOC<sup>TM</sup>) Circuitry Technology and Applications*, literature number SCEA009.

SCES152G-DECEMBER 1998-REVISED MAY 2005

### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| I                              | PARAMETER      | TEST CO                                   | NDITIONS                 | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> | MAX   | UNIT |  |  |
|--------------------------------|----------------|-------------------------------------------|--------------------------|-----------------|-----------------------|--------------------|-------|------|--|--|
|                                |                | I <sub>OHS</sub> = -100 μA                |                          | 1.4 V to 3.6 V  | V <sub>CC</sub> – 0.2 |                    |       |      |  |  |
|                                |                | $I_{OHS} = -2 \text{ mA},$                | V <sub>IH</sub> = 0.91 V | 1.4 V           | 1.05                  |                    |       |      |  |  |
| V <sub>OH</sub>                |                | $I_{OHS} = -4 \text{ mA},$                | V <sub>IH</sub> = 1.07 V | 1.65 V          | 1.2                   |                    |       | V    |  |  |
|                                |                | I <sub>OHS</sub> = -8 mA,                 | V <sub>IH</sub> = 1.7 V  | 2.3 V           | 1.75                  |                    |       |      |  |  |
|                                |                | $I_{OHS} = -12 \text{ mA},$               | V <sub>IH</sub> = 2 V    | 3 V             | 2.3                   |                    |       |      |  |  |
|                                |                | I <sub>OLS</sub> = 100 μA                 |                          | 1.4 V to 3.6 V  |                       |                    | 0.2   |      |  |  |
|                                |                | I <sub>OLS</sub> = 2 mA,                  | V <sub>IL</sub> = 0.49 V | 1.4 V           |                       |                    | 0.4   |      |  |  |
| V <sub>OL</sub>                |                | $I_{OLS} = 4 \text{ mA},$                 | V <sub>IL</sub> = 0.57 V | 1.65 V          |                       |                    | 0.45  | V    |  |  |
|                                |                | I <sub>OLS</sub> = 8 mA,                  | $V_{IL} = 0.7 V$         | 2.3 V           |                       |                    | 0.55  |      |  |  |
|                                |                | I <sub>OLS</sub> = 12 mA,                 | V <sub>IL</sub> = 0.8 V  | 3 V             |                       |                    | 0.7   |      |  |  |
| l <sub>l</sub>                 | Control inputs | $V_I = V_{CC}$ or GND                     |                          | 3.6 V           |                       |                    | ±2.5  | μΑ   |  |  |
| I <sub>off</sub>               |                | $V_{I} \text{ or } V_{O} = 3.6 \text{ V}$ |                          | 0               |                       |                    | ±10   | μΑ   |  |  |
| I <sub>OZ</sub> <sup>(2)</sup> |                | $V_{O} = V_{CC}$ or GND                   |                          | 3.6 V           |                       |                    | ±12.5 | μΑ   |  |  |
| I <sub>CC</sub>                |                | $V_I = V_{CC}$ or GND,                    | I <sub>O</sub> = 0       | 3.6 V           |                       |                    | 40    | μΑ   |  |  |
| <u> </u>                       | Control inputs | V = V or CND                              |                          | 2.5 V           |                       | 3.5                |       | ъĘ   |  |  |
| Ci                             |                | $V_{I} = V_{CC}$ or GND                   |                          | 3.3 V           |                       | 3.5                |       | pF   |  |  |
| <u> </u>                       | A or P porto   | $V_{\rm c} = V_{\rm c}$ or CND            |                          | 2.5 V           |                       | 8.5                |       | ۳Ē   |  |  |
| C <sub>io</sub>                | A or B ports   | $V_{O} = V_{CC}$ or GND                   |                          | 3.3 V           |                       | 8.5                |       | pF   |  |  |

(1)

Typical values are measured at  $T_A = 25^{\circ}C$ . For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. (2)

#### **Timing Requirements**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2 through Figure 5)

|                    |                    |                                  | V <sub>CC</sub> = 1.2 V | V <sub>CC</sub> = 1.5<br>± 0.1 V |    | V <sub>CC</sub> =<br>± 0.1 |     | V <sub>CC</sub> =<br>± 0. |     | V <sub>CC</sub> =<br>± 0. |     | UNIT |
|--------------------|--------------------|----------------------------------|-------------------------|----------------------------------|----|----------------------------|-----|---------------------------|-----|---------------------------|-----|------|
|                    |                    |                                  | TYP                     | MIN M                            | AX | MIN                        | MAX | MIN                       | MAX | MIN                       | MAX |      |
| f <sub>clock</sub> | ck Clock frequency |                                  |                         |                                  |    |                            | 75  |                           | 125 |                           | 175 | MHz  |
| t <sub>w</sub>     | Pulse durati       | on, CLK high or low              |                         |                                  |    | 5.8                        |     | 5                         |     | 3.5                       |     | ns   |
|                    |                    | A data before CLK <sup>↑</sup>   | 4.7                     | 3.9                              |    | 2.6                        |     | 2.1                       |     | 1.9                       |     |      |
|                    |                    | B data before CLK <sup>↑</sup>   | 6.2                     | 4.3                              |    | 3                          |     | 2.1                       |     | 1.9                       |     | ns   |
| t <sub>su</sub>    | Setup time         | SEL before CLK↑                  | 4.5                     | 3.4                              |    | 2.2                        |     | 1.6                       |     | 1.3                       |     |      |
| 'su                |                    | CLKENA1 or CLKENA2 before CLK1   | 0.9                     | 0.9                              |    | 1                          |     | 1.1                       |     | 1.1                       |     |      |
|                    |                    | OE before CLK↑                   | 5.4                     | 5.3                              |    | 2                          |     | 1.6                       |     | 1.1                       |     |      |
|                    |                    | A data after CLK↑                | 1.9                     | 2                                |    | 1.2                        |     | 1.1                       |     | 1                         |     |      |
|                    |                    | B data after CLK↑                | 0.4                     | 1.3                              |    | 0.5                        |     | 0.6                       |     | 0.7                       |     |      |
| t <sub>h</sub>     | Hold time          | SEL after CLK↑                   | 1                       | 1                                |    | 0.4                        |     | 0.3                       |     | 0.4                       |     | ns   |
| 'n                 |                    | CLKENA1 or CLKENA2 after<br>CLK↑ | 2.6                     | 2.2                              |    | 1.4                        |     | 1.1                       |     | 1                         |     | _ ns |
|                    |                    | OE after CLK↑                    | 0.4                     | 0.4                              |    | 0.4                        |     | 0.5                       |     | 0.3                       |     |      |

SCES152G-DECEMBER 1998-REVISED MAY 2005

#### TEXAS INSTRUMENTS www.ti.com

#### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2 through Figure 5)

| PARAMETER        | FROM<br>(INPUT) | TO       | $V_{CC} = 1.2 V$ $V_{CC} = 1.5 V$<br>$\pm 0.1 V$ |     | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |     |
|------------------|-----------------|----------|--------------------------------------------------|-----|-------------------------------------|-----|------------------------------------|-----|------------------------------------|-----|------|-----|
|                  |                 | (OUTPUT) | ТҮР                                              | MIN | MAX                                 | MIN | MAX                                | MIN | MAX                                | MIN | MAX  |     |
| f <sub>max</sub> |                 |          |                                                  |     |                                     | 75  |                                    | 125 |                                    | 175 |      | MHz |
|                  | CLK             | В        | 13.5                                             | 3   | 9.5                                 | 2.5 | 6.7                                | 1.6 | 4                                  | 1.1 | 3    | ns  |
| t <sub>pd</sub>  |                 | A        | 11.6                                             | 2.6 | 7.4                                 | 2.2 | 5.8                                | 1.5 | 3.5                                | 1   | 2.7  |     |
| •                | 01.14           | В        | 16                                               | 3.5 | 12                                  | 2.4 | 8.5                                | 2.1 | 4.8                                | 1.5 | 3.8  | 20  |
| t <sub>en</sub>  | CLK             | A        | 14.2                                             | 3.2 | 9.3                                 | 2   | 6.7                                | 2   | 4.4                                | 1.4 | 3.4  | ns  |
|                  | CLK             | В        | 16                                               | 4.9 | 12.3                                | 3.3 | 8.5                                | 1.9 | 4.8                                | 1.3 | 3.7  | ns  |
| t <sub>dis</sub> |                 | А        | 11.9                                             | 3   | 8.7                                 | 2.1 | 6.7                                | 1.8 | 3.6                                | 1.7 | 3.4  |     |

## Switching Characteristics<sup>(1)</sup>

 $T_A = 0^{\circ}C$  to 85°C,  $C_L = 0 \text{ pF}$ 

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5<br>± 0.1 | 3.3 V<br>5 V | UNIT |
|-----------|-----------------|----------------|------------------------------|--------------|------|
|           |                 | (001-01)       | MIN                          | MAX          |      |
|           |                 | В              | 1.4                          | 2.4          | 20   |
| ۲pd       | CLK             | A              | 1.2                          | 2.1          | ns   |

(1) Texas Instruments SPICE simulation data

## **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|                 | PARAMETE                    | TEST CONDITIONS  | V <sub>CC</sub> = 1.8 V<br>TYP   | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |    |
|-----------------|-----------------------------|------------------|----------------------------------|--------------------------------|--------------------------------|------|----|
| C               | Power dissipation           | Outputs enabled  | C <sub>1</sub> = 0. f = 10 MHz   | 133                            | 145                            | 168  | pF |
| C <sub>pd</sub> | C <sub>pd</sub> capacitance | Outputs disabled | $C_L = 0$ , $f = 10 \text{ MHz}$ | 102                            | 109                            | 124  |    |

#### TEXAS INSTRUMENTS www.ti.com

# SN74AVC16269 12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS

SCES152G-DECEMBER 1998-REVISED MAY 2005

# PARAMETER MEASUREMENT INFORMATION $V_{cc} = 1.2 \text{ V AND } 1.5 \text{ V} \pm 0.1 \text{ V}$



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control.
- Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

#### Figure 2. Load Circuit and Voltage Waveforms

SCES152G-DECEMBER 1998-REVISED MAY 2005



# PARAMETER MEASUREMENT INFORMATION $V_{cc} = 1.8 \text{ V} \pm 0.15 \text{ V}$



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control.
- Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
  - . IPLH and IPHL are the same as Ipd.

#### Figure 3. Load Circuit and Voltage Waveforms

#### TEXAS INSTRUMENTS www.ti.com

## SN74AVC16269 12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS

SCES152G-DECEMBER 1998-REVISED MAY 2005

PARAMETER MEASUREMENT INFORMATION  $V_{cc} = 2.5 V \pm 0.2 V$ 



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics:  $PRR \le 10$  MHz,  $Z_O = 50 \Omega$ ,  $t_r \le 2$  ns,  $t_f \le 2$  ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

#### Figure 4. Load Circuit and Voltage Waveforms

SCES152G-DECEMBER 1998-REVISED MAY 2005







NOTES: A. C<sub>1</sub> includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>f</sub> ≤ 2 ns, t<sub>f</sub> ≤ 2 ns.

- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 5. Load Circuit and Voltage Waveforms

# PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| 74AVC16269DGGRE4 | ACTIVE                | TSSOP           | DGG                | 56   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AVC16269DGGRG4 | ACTIVE                | TSSOP           | DGG                | 56   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AVC16269DGVRE4 | ACTIVE                | TVSOP           | DGV                | 56   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AVC16269DGVRG4 | ACTIVE                | TVSOP           | DGV                | 56   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74AVC16269DGGR | ACTIVE                | TSSOP           | DGG                | 56   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74AVC16269DGVR | ACTIVE                | TVSOP           | DGV                | 56   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| */ | Il dimensions are nominal |       |                    |    |      |                          |                          |         |         |         |            |           |                  |
|----|---------------------------|-------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
|    | Device                    | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | SN74AVC16269DGGR          | TSSOP | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6     | 15.6    | 1.8     | 12.0       | 24.0      | Q1               |
|    | SN74AVC16269DGVR          | TVSOP | DGV                | 56 | 2000 | 330.0                    | 24.4                     | 6.8     | 11.7    | 1.6     | 12.0       | 24.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

11-Mar-2008



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AVC16269DGGR | TSSOP        | DGG             | 56   | 2000 | 346.0       | 346.0      | 41.0        |
| SN74AVC16269DGVR | TVSOP        | DGV             | 56   | 2000 | 346.0       | 346.0      | 41.0        |

# **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### DGG (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



# **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated